Sr. FPGA Design Engineer - Camden, NJ - Active Secret Clearance Required Enginee
- Day & Zimmermann
- Camden, New Jersey
- Full Time
Job Order Number: DE9954154
Job Title: Sr. FPGA Design Engineer - Camden, NJ - Active Secret Clearance Required Enginee
Company: Day & Zimmermann
Location: Camden, NJ
Salary:
Education: Bachelor's Degree
Experience: 3 years
Hours: 40
Duration: Full Time, Regular
Shift:
Description: **Sr. FPGA Design Engineer** needed for a **Contract** opportunity with SOC's client to work onsite in **Camden, NJ.** **Contract Length**: 12 months, likely to convert to client FTE **\*Candidates must have an active Secret clearance to be considered for this role.** Reporting to the Manager, Engineering (ASIC/FPGA), the Senior Member of Engineering Staff (SMES) will be part of the key design team, responsible for the delivery of FPGAs for defense applications. S/he will architect, implement FPGA design, with hands on design/debug with primarily Ethernet, I2C, SPI, AXI protocols. Our client has state-of-the-art EDA flows/methodologies including Mentor EDA: Simulator Questa Prime, Verification IP (QVIPs), UVM framework, Clock Domain Crossing (CDC), Reset Domain Crossing (RDC), Questa Lint, Synopsys (DC/Primetime/Synplify), Xilinx/Intel/Microchip EDA (Vivado/Libero/Quartus). We are a learning organization and have the capability to target all FPGA vendors and have ASIC front end capability, with mature design processes. This is a high impact role in the organization to ensure robust quality and delivery of communication products for National Security. **Essential Functions:**- Derive FPGA design specifications from system requirements- Develop detailed FPGA architecture for implementation- Implement design in RTL (VHDL) and perform module level simulations- Perform Synthesis, Place and Route (PAR) and Static Timing Analysis (STA)- Perform RTL quality using: Lint, Reset Domain Crossing (RDC), Clock Domain Crossing (CDC) , Static Formal EDA- Generate verification test plans and perform End to End Simulations- Support Board, FPGA bring up- Validate design through HW/SW integration test with test equipment- Support product collateral for NSA certification **Required Qualifications:**- Bachelor of Science (BS) -Four year degree or Masters (MS) or PhD from an accredited course of study in engineering, engineering technology (chemistry, physics, mathematics, data science, or Electrical/Electronics/Computer Engineering/Computer Science)- 3-5+ years' experience designing FPGA products with VHDL- Experience with Xilinx FPGAs and Vivado- Experience with Revision control system- Experience with Earned Value Management (EVM)- Good written, verbal, and presentation skills- Active DoD Security Clearance **Preferred Additional Skills:**- Experience with mapping algorithms to architecture- Experience in C++ (OOP)- Experience with any of protocols : Ethernet, TCP/IP, PCIe, NVMe, USB- Experience with Xilinx SoC design with SDKs and PetaLinux OS- Experience with High-Level Synthesis (HLS) with Vivado HLX or Mentor Catapult **Employment Prerequisites** The following requirements must be met to be eligible for this position: successful completion of a background investigation and drug urinalysis. SOC, a Day & Zimmermann company, is an Equal Opportunity Employer, Note: Any pay ranges displayed are estimations, which may have been provided by job boards. Actual pay is determined by an applicant's experience, technical expertise, and other qualifications as listed in the job description. All qualified applicants are welcome to apply. **Estimated Min Rate**: $80.50 **Estimated Max Rate**: $115.00EOE AA M/F/Vet/Disability
Job Title: Sr. FPGA Design Engineer - Camden, NJ - Active Secret Clearance Required Enginee
Company: Day & Zimmermann
Location: Camden, NJ
Salary:
Education: Bachelor's Degree
Experience: 3 years
Hours: 40
Duration: Full Time, Regular
Shift:
Description: **Sr. FPGA Design Engineer** needed for a **Contract** opportunity with SOC's client to work onsite in **Camden, NJ.** **Contract Length**: 12 months, likely to convert to client FTE **\*Candidates must have an active Secret clearance to be considered for this role.** Reporting to the Manager, Engineering (ASIC/FPGA), the Senior Member of Engineering Staff (SMES) will be part of the key design team, responsible for the delivery of FPGAs for defense applications. S/he will architect, implement FPGA design, with hands on design/debug with primarily Ethernet, I2C, SPI, AXI protocols. Our client has state-of-the-art EDA flows/methodologies including Mentor EDA: Simulator Questa Prime, Verification IP (QVIPs), UVM framework, Clock Domain Crossing (CDC), Reset Domain Crossing (RDC), Questa Lint, Synopsys (DC/Primetime/Synplify), Xilinx/Intel/Microchip EDA (Vivado/Libero/Quartus). We are a learning organization and have the capability to target all FPGA vendors and have ASIC front end capability, with mature design processes. This is a high impact role in the organization to ensure robust quality and delivery of communication products for National Security. **Essential Functions:**- Derive FPGA design specifications from system requirements- Develop detailed FPGA architecture for implementation- Implement design in RTL (VHDL) and perform module level simulations- Perform Synthesis, Place and Route (PAR) and Static Timing Analysis (STA)- Perform RTL quality using: Lint, Reset Domain Crossing (RDC), Clock Domain Crossing (CDC) , Static Formal EDA- Generate verification test plans and perform End to End Simulations- Support Board, FPGA bring up- Validate design through HW/SW integration test with test equipment- Support product collateral for NSA certification **Required Qualifications:**- Bachelor of Science (BS) -Four year degree or Masters (MS) or PhD from an accredited course of study in engineering, engineering technology (chemistry, physics, mathematics, data science, or Electrical/Electronics/Computer Engineering/Computer Science)- 3-5+ years' experience designing FPGA products with VHDL- Experience with Xilinx FPGAs and Vivado- Experience with Revision control system- Experience with Earned Value Management (EVM)- Good written, verbal, and presentation skills- Active DoD Security Clearance **Preferred Additional Skills:**- Experience with mapping algorithms to architecture- Experience in C++ (OOP)- Experience with any of protocols : Ethernet, TCP/IP, PCIe, NVMe, USB- Experience with Xilinx SoC design with SDKs and PetaLinux OS- Experience with High-Level Synthesis (HLS) with Vivado HLX or Mentor Catapult **Employment Prerequisites** The following requirements must be met to be eligible for this position: successful completion of a background investigation and drug urinalysis. SOC, a Day & Zimmermann company, is an Equal Opportunity Employer, Note: Any pay ranges displayed are estimations, which may have been provided by job boards. Actual pay is determined by an applicant's experience, technical expertise, and other qualifications as listed in the job description. All qualified applicants are welcome to apply. **Estimated Min Rate**: $80.50 **Estimated Max Rate**: $115.00EOE AA M/F/Vet/Disability
Job ID: 490611131
Originally Posted on: 8/24/2025
Want to find more Engineering opportunities?
Check out the 110,169 verified Engineering jobs on iHireEngineering
Similar Jobs